An alternative method to fabricate T- and Γ-gates used for special geometry compound semiconductor high electron mobility transistors is presented. This method utilizes an acrylate/methylstyrene triple resist stack, a single ternary developer consisting of an acetate/alcohol/water mixture, and a proximity effect correction (PEC) image superposition approach that treats the exposed regions in the different resists as independent images and combines them afterward with weighted factors. In the past, most available options required multiple developers or ebeam exposures to form the resist structure of the gate. In this paper, we present a single developer capable of discriminating among three different resists to form the optimal structure for T- and Γ-gates. The PEC image superposition approach approximates that the exposed regions in each resist layer (or image) can be PEC corrected independently from the other images. The use of a gap between images allows for critical dimension control as image edges are not double exposed due to beam spread. Following gap formation and PEC, the corrected images are superimposed on each other after selectively removing areas of common exposure, using the highest dose as the determining dose. This allows a flexible means to accurately provide PEC to complex structures beyond “simple” T-gates and Γ-gates, as demonstrated in this paper.
Skip Nav Destination
,
,
,
Article navigation
December 2022
Research Article|
November 18 2022
Trilayer process for T-gate and Γ-gate lithography using ternary developer and proximity effect correction superposition
Leonidas E. Ocola
;
Leonidas E. Ocola
a)
(Conceptualization, Data curation, Formal analysis, Investigation, Methodology, Resources, Software, Supervision, Validation, Visualization, Writing – original draft, Writing – review & editing)
IBM T. J. Watson Research Center
, Yorktown Heights, New York 10598
Search for other works by this author on:
James Bucchignano;
James Bucchignano
(Data curation, Methodology)
IBM T. J. Watson Research Center
, Yorktown Heights, New York 10598
Search for other works by this author on:
Simon Dawes;
Simon Dawes
(Data curation, Methodology)
IBM T. J. Watson Research Center
, Yorktown Heights, New York 10598
Search for other works by this author on:
Andrei Fustochenko
Andrei Fustochenko
(Data curation, Methodology)
IBM T. J. Watson Research Center
, Yorktown Heights, New York 10598
Search for other works by this author on:
Leonidas E. Ocola
a)
James Bucchignano
Simon Dawes
Andrei Fustochenko
IBM T. J. Watson Research Center
, Yorktown Heights, New York 10598a)
Electronic mail: [email protected]
Note: This paper is part of the Special Topic Collection: Papers from the 65th International Conference on Electron, Ion, And Photon Beam Technology and Nanofabrication (EIPBN 2022).
J. Vac. Sci. Technol. B 40, 062605 (2022)
Article history
Received:
July 27 2022
Accepted:
November 03 2022
Citation
Leonidas E. Ocola, James Bucchignano, Simon Dawes, Andrei Fustochenko; Trilayer process for T-gate and Γ-gate lithography using ternary developer and proximity effect correction superposition. J. Vac. Sci. Technol. B 1 December 2022; 40 (6): 062605. https://doi.org/10.1116/6.0002121
Download citation file:
Pay-Per-View Access
$40.00
Sign In
You could not be signed in. Please check your credentials and make sure you have an active account and try again.
343
Views
Citing articles via
Future of plasma etching for microelectronics: Challenges and opportunities
Gottlieb S. Oehrlein, Stephan M. Brandstadter, et al.
Transferable GeSn ribbon photodetectors for high-speed short-wave infrared photonic applications
Haochen Zhao, Suho Park, et al.
Exploring SiC CVD growth parameters compatible with remote epitaxy
Daniel J. Pennachio, Jenifer R. Hajzus, et al.