High speed and energy-efficient of a device are essential in the electronics industry due to the high demand for multimedia usage and fast technology. Multipliers play a vital role, especially in the processor's integrated circuits, microprocessors, filters, and arithmetic units. Wallace tree multiplier works in parallel, making it an efficient multiplier in terms of area and speed. Internally, a multiplier consists of Adder, which is full Adder (FA) and half Adder (HA). Full adders give a significant contribution to making a multiplier that works very well. A processor or chip performs very efficiently and effectively when running at high speed, in a small area, and at low power. Modification of full Adder in Wallace tree multiplier helps to consume low power during multiplication. In this project, 4-bit and 8-bit Wallace tree multipliers are designed. The design is developed in Verilog HDL and simulated the functionalities using Quartus II software. Mentor Graphic software was used to produce the final layout of 8 x 8-bit Wallace tree multiplier. The modified Wallace tree multiplier shows 64.97mW power lower than the conventional multiplier, which was 65.88mW.

1.
Y.
Shanmugam
,
P. B. Gopika
Sundari
,
S.
Rithika
and
V.
Sannjeev
, “
Comparative Analysis of Low Power Wallace Tree Encoders with Modified Full Adders
,”
2021 7th International Conference on Advanced Computing and Communication Systems (ICACCS)
,
2021
, pp.
1072
1075
, doi: .
2.
J. M.
Mathana
R.
Dhanagopal
and
R.
Menaka
VLSI Architecture for High Performance Wallace Tree Encoder2020 6th International Conference on Advanced Computing & Communication Systems (ICACCS
)
2020
.
3.
S.
Raveendran
,
P. J.
Edavoor
,
Y. B. N.
Kumar
and
M. H.
Vasantha
, “
Inexact Signed Wallace Tree Multiplier Design Using Reversible Logic
,” in
IEEE Access
, vol.
9
, pp.
108119
108130
,
2021
, doi: .
4.
S.
Kumar
, “
Multiplier-Accumulator Unit
.,”
Mult. Unit
., vol.
2
, no.
4
, p.
364
,
2013
.
5.
N. H. E. W.
(Macquarie U. and T. U. of Adelaide) and David Money Harris (Harvey Mudd College), qIntegrated Circuit Design
.
2011
.
6.
P. Chenna
Kesavan
and
Dr. S. Kaja
Mohideen
, “
Design and Implementation of High Performance Multiplier Using Modified Adder
,” vol.
2
, no.
2
, pp.
55
58
,
2014
.
7.
C.
Satish
,
P. Charan
Arur
,
K. G.
Kishore
, and
G.
Mamatha
, “
An efficient high speed Wallace tree multiplier
,”
2013 Int. Conf. Inf. Commun. Embed. Syst. ICICES 2013
, vol.
10
, pp.
1023
1026
,
2013
.
8.
K. B.
Jaiswal
,
N. K. V. P.
Seshadri
, and
G.
Lakshminarayanan
, “
Low Power Wallace Tree Multiplier Using Modified Full Adder
,” no.
1
, pp.
10
13
,
2015
.
9.
C.
Vinoth
;
V. S.
Kanchana Bhaaskaran2
;
B.
Brindha
;
S.
Sakthikumaran
;
V.
Kavinilavu
;
B.
Bhaskar
;
M.
Kanagasabapathy
;
B.
Sharath
, “
A novel low power and high speed Wallace tree multiplier for RISC processor
,” no. April, pp.
2
7
,
2011
.
10.
H.
Bansal
,
K. G.
Sharma
, and
T.
Sharma
, “
Wallace Tree Multiplier Designs : A Performance Comparison Review
,” vol.
5
, no.
5
, pp.
60
68
,
2014
.
11.
V.
Rajmohan
and
O. U.
Maheswari
, “
Low Power Modified Wallace Tree Multiplier Using Cadence Tool
,” vol.
7
, no.
4
, pp.
275
284
,
2016
.
12.
A. C.
Swathi
,
T.
Yuvraj
,
J.
Praveen
, and R. R. A, “
A Proposed Wallace Tree Multiplier Using Full Adder and Half Adder
,” vol.
4
, no.
5
, pp.
472
474
,
2016
.
This content is only available via PDF.
You do not currently have access to this content.