High speed and energy-efficient of a device are essential in the electronics industry due to the high demand for multimedia usage and fast technology. Multipliers play a vital role, especially in the processor's integrated circuits, microprocessors, filters, and arithmetic units. Wallace tree multiplier works in parallel, making it an efficient multiplier in terms of area and speed. Internally, a multiplier consists of Adder, which is full Adder (FA) and half Adder (HA). Full adders give a significant contribution to making a multiplier that works very well. A processor or chip performs very efficiently and effectively when running at high speed, in a small area, and at low power. Modification of full Adder in Wallace tree multiplier helps to consume low power during multiplication. In this project, 4-bit and 8-bit Wallace tree multipliers are designed. The design is developed in Verilog HDL and simulated the functionalities using Quartus II software. Mentor Graphic software was used to produce the final layout of 8 x 8-bit Wallace tree multiplier. The modified Wallace tree multiplier shows 64.97mW power lower than the conventional multiplier, which was 65.88mW.
Skip Nav Destination
,
,
,
,
Article navigation
8 February 2024
THE 6TH INTERNATIONAL CONFERENCE ON ELECTRONIC DESIGN (ICED 2022)
29 August 2022
Perlis, Malaysia
Research Article|
February 08 2024
Design of low power Wallace tree multiplier using modified full adder
Ahmad Fariz Hasan;
Ahmad Fariz Hasan
a)
1
Micro System Technology, Centre of Excellence (CoE), Universiti Malaysia Perlis (UniMAP)
, Perlis, Malaysia
3
Faculty of Electronic Engineering Technology (FTKEN), Universiti Malaysia Perlis (UniMAP)
02600, Arau Perlis, Malaysia
a)Corresponding Author: [email protected]
Search for other works by this author on:
Sohiful Anuar Zainol Murad;
Sohiful Anuar Zainol Murad
b)
1
Micro System Technology, Centre of Excellence (CoE), Universiti Malaysia Perlis (UniMAP)
, Perlis, Malaysia
2
Advanced Communication Engineering, Centre of Excellence (CoE), Faculty of Electronic Engineering Technology (FTKEN), Universiti Malaysia Perlis (UniMAP)
, 02600, Arau Perlis, Malaysia
3
Faculty of Electronic Engineering Technology (FTKEN), Universiti Malaysia Perlis (UniMAP)
02600, Arau Perlis, Malaysia
Search for other works by this author on:
Faizah Abu Bakar;
Faizah Abu Bakar
c)
1
Micro System Technology, Centre of Excellence (CoE), Universiti Malaysia Perlis (UniMAP)
, Perlis, Malaysia
2
Advanced Communication Engineering, Centre of Excellence (CoE), Faculty of Electronic Engineering Technology (FTKEN), Universiti Malaysia Perlis (UniMAP)
, 02600, Arau Perlis, Malaysia
3
Faculty of Electronic Engineering Technology (FTKEN), Universiti Malaysia Perlis (UniMAP)
02600, Arau Perlis, Malaysia
Search for other works by this author on:
Mohd Fikri Che Husin;
Mohd Fikri Che Husin
d)
3
Faculty of Electronic Engineering Technology (FTKEN), Universiti Malaysia Perlis (UniMAP)
02600, Arau Perlis, Malaysia
Search for other works by this author on:
Rohana Sapawi
Rohana Sapawi
e)
4
Faculty of Engineering Universiti Malaysia Sarawak (UNIMAS)
94300 Kota Samarahan Sarawak, Malaysia
Search for other works by this author on:
Ahmad Fariz Hasan
1,3,a)
Sohiful Anuar Zainol Murad
1,2,3,b)
Faizah Abu Bakar
1,2,3,c)
Mohd Fikri Che Husin
3,d)
Rohana Sapawi
4,e)
1
Micro System Technology, Centre of Excellence (CoE), Universiti Malaysia Perlis (UniMAP)
, Perlis, Malaysia
3
Faculty of Electronic Engineering Technology (FTKEN), Universiti Malaysia Perlis (UniMAP)
02600, Arau Perlis, Malaysia
2
Advanced Communication Engineering, Centre of Excellence (CoE), Faculty of Electronic Engineering Technology (FTKEN), Universiti Malaysia Perlis (UniMAP)
, 02600, Arau Perlis, Malaysia
4
Faculty of Engineering Universiti Malaysia Sarawak (UNIMAS)
94300 Kota Samarahan Sarawak, Malaysia
a)Corresponding Author: [email protected]
AIP Conf. Proc. 2898, 030015 (2024)
Citation
Ahmad Fariz Hasan, Sohiful Anuar Zainol Murad, Faizah Abu Bakar, Mohd Fikri Che Husin, Rohana Sapawi; Design of low power Wallace tree multiplier using modified full adder. AIP Conf. Proc. 8 February 2024; 2898 (1): 030015. https://doi.org/10.1063/5.0192547
Download citation file:
Pay-Per-View Access
$40.00
Sign In
You could not be signed in. Please check your credentials and make sure you have an active account and try again.
Citing articles via
Inkjet- and flextrail-printing of silicon polymer-based inks for local passivating contacts
Zohreh Kiaee, Andreas Lösel, et al.
The implementation of reflective assessment using Gibbs’ reflective cycle in assessing students’ writing skill
Lala Nurlatifah, Pupung Purnawarman, et al.
Effect of coupling agent type on the self-cleaning and anti-reflective behaviour of advance nanocoating for PV panels application
Taha Tareq Mohammed, Hadia Kadhim Judran, et al.
Related Content
Design and implementation of 8-bit wallace multiplier with reduced complexity using Ripple carry adder in comparison with sklansky adder
AIP Conf. Proc. (May 2024)
New realization of low area and high-performance Wallace tree multipliers using booth recoding unit
AIP Conf. Proc. (May 2022)
High-speed hybrid tree multiplier hardware using modified Wallace and Dadda method
AIP Conf. Proc. (July 2021)
Analysis of fast fourier transform using VEDIC and booth multiplication
AIP Conf. Proc. (April 2025)
Design of modified full adder-based low power array multiplier
AIP Conf. Proc. (February 2025)